

Product Brief 2024

## AIN Multilayer Substrate Design Rules

Customized solutions for sustainable and high-power applications



https://www.tdk-electronics.tdk.com/en/aln

## AIN Multilayer Substrate Design Rules Customized solutions for sustainable and high-power applications

Wide bandgap (WBG) power semiconductors made from silicon carbide (SiC) and gallium nitride (GaN) are more and more deployed in applications like wind turbines, photovoltaic (PV) inverters, traction inverters for electric vehicles (EV), and EV fast chargers. Although these new semiconductors elevate the power density of these applications, they struggle with sufficient heat dissipation as power loss density also increases while chip sizes decrease.

TDK Electronics' new smart aluminum nitride (AIN) multilayer substrate pushes the boundaries of these wide bandgap semiconductors in terms of power density, reliability, and compact size. It is the key to more efficient EVs, lighter and more compact PV inverters, or significantly higher output power in an existing footprint.

TDK Electronics develops and customizes specific AIN packages and substrates for all high-power applications. It is a solution provider for smart multilayer substrates, bringing design to mass production.

Everything from a single source, manufactured in Europe. Tested, verified, and approved to the highest industry standards.



## AIN Multilayer Substrate Design Rules Customized solutions for sustainable and high-power applications

| Feature         | Parameter                          | Description                                                                | Dimensions                                                                                    | Reference |
|-----------------|------------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----------|
| Panel           | Panel length/width                 | Panel deliver size<br>Region for customization                             | Max. 77 × 77 mm                                                                               | А, В      |
|                 | Module spacing                     | Gap between packages on panel                                              | 250 µm                                                                                        | С         |
| AIN layers      | Layer thickness                    | Thickness of individual AIN layers                                         | 30 & 100 µm <sup>1)</sup>                                                                     | D         |
|                 | Cover layer thicknesses            | Thickness of uppermost and lowermost<br>AIN layer                          | Min. 100 μm                                                                                   | E         |
|                 | Layer material                     | Ceramic material of layers                                                 | Aluminium Nitride (AIN)                                                                       |           |
|                 | Module thickness                   | Thickness range of package and panel                                       | 300 µm to 3 mm                                                                                | F         |
| W inner layers  | Inner layer material               | Material of inter layer electrodes                                         | Tungsten (W)                                                                                  |           |
|                 | Inner layer thickness              | Thickness of W inner layers                                                | 5 μm to 15 μm <sup>1)</sup>                                                                   | G         |
|                 | Inner layer spacing                | Spacing of inner layers to package rim                                     | 500 μm                                                                                        | н         |
|                 | Electrode spacing                  | Distance between different electrodes on same layer                        | Min. 50 µm<br>≥ 100 µm for pads ≥ 5 mm                                                        | I         |
|                 | Electrode with                     | Width of W printed electrodes                                              | Min. 60 μm <sup>1)</sup>                                                                      | J         |
| Vias            | Via size                           | Diameter of W vias                                                         | 40 µm to 125 µm                                                                               | к         |
|                 | Via pitch                          | Distance between individual vias                                           | Min. 1 via radius                                                                             | L         |
|                 | Via spacing                        | Spacing of vias to edge of electrodes                                      | Min. 1 via radius                                                                             | М         |
| Cavity          | Cavity depth                       | Depth of package cavities                                                  | Max. 500 µm                                                                                   | Ν         |
|                 | Cavity spacing                     | Distance of gap towards package edge                                       | 1 mm (depending on the overall<br>size of the cavity)<br>$rac{A_{cavity}}{A_{package}} << 1$ | 0         |
| Power vias      | Through holes/<br>Power vias holes | Diameter of through holes                                                  | 2.5 mm <sup>1)</sup>                                                                          | Ρ         |
|                 | Through hole metallization         | Metal on rim of through hole                                               | Copper (Cu)<br>Max. 150 µm                                                                    |           |
| Surface plating | Surface metal finishing            | Type of metal on top and bottom side of package as well as inside cavities | ENIG/ENEPIG plating<br>ENEPIG plating on Cu<br>Selective finish possible                      |           |
|                 | Plating thickness                  | Thickness of ENIPIG and Cu plating                                         | ENEPIG: < 5 μm<br>Cu: Max. 150 μm                                                             | Q         |
|                 | Plating pitch                      | Distance between platings on surface                                       | Min. 150 µm                                                                                   | R         |
|                 | Plating spacing                    | Lateral distance between plating and package edge                          | Min. 250 μm                                                                                   | S         |

<sup>1)</sup> Customized sizes possible on request

Important information: Some parts of this publication contain statements about the suitability of our products for certain areas of application. These statements are based on our knowledge of typical requirements that are often placed on our products. We expressly point out that these statements cannot be regarded as binding statements about the suitability of our products for a particular customer application. It is incumbent on the customer to check and decide whether a product is suitable for use in a particular application. This publication is only a brief product survey which may be changed from time to time. Our products are described in detail in our data sheets. The *Important notes* (www.tdk-electronics.tdk.com/ImportantNotes) and the product-specific *Cautions and warnings* must be observed. All relevant information is available through our sales offices.